I was doing JESD204B bring up in ADRV9010. I read the below ink and other related stuff.
I have few doubts in this.
1) What is use of overriding FPGA side DFE LPM in PHY before sending SYSREF
2) In the above link, we are using single shot SYSREF. Though, we should have minimum 3 clock pulses to sync various block of adrv9010 so how can single shot can sync various block?
3) I have configured continuous SYSREF pattern instead of single shot so do I need to follow step (8) of the above link ?
[edited by: manish3134 at 1:04 PM (GMT -4) on 8 Jun 2021]