AnsweredAssumed Answered

problem about using PLL 

Question asked by Dingshang on Apr 8, 2016
Latest reply on May 9, 2016 by rbrennan

I want to multiply a 5MHz clock to 500MHz (or 10M to 1GHz ), in this process, the phase noise that the frequency multiplier brings  should be the least. And I find the integrated PLL chip HMC830 is a good choice.meanwhile  the combination of these chips hmc984(the intergrated digital frequency and phase detector),hmc983(the integrated divider),hmc510(the integrated VCO) also can achieve the desired effect. so compare these two ways ,which one is the best?

thank you.

Outcomes