Post Go back to editing

ADRV900x Xilinx interface IP - cutout TDD functionality / IP documentation

Category: Hardware
Product Number: ADRV900x

We have been using the ADI ADRV900x interface IP block with a Xilinx FPGA without problem.  However, our application does not use TDD mode and I see that a large proportion of this IP block in terms of synthesised logic is devoted to TDD functionality, this logic being redundant for us.  Is there any means of configuring the core without this TDD functionality ?  Alternatively, is there any detailed documentation for this IP, including details of the AXI registers so that I may rewrite it to just include the required functionality.

Parents
  • Hi Mark,

    The answer is yes, as long as you assign the enables to active high and disable the TDD inside Navassa.

    As for the documentation, the path “projects/ADRV9001/library/axi_adrv9001/hdl/” includes perl and markdown files which have descriptions of all the registers.

    One of our FPGA Engineers has compiled these files into PDFs, which you can find here:

    ADRV9001_Regs.zip

    Kind Regards,
    Michał

Reply
  • Hi Mark,

    The answer is yes, as long as you assign the enables to active high and disable the TDD inside Navassa.

    As for the documentation, the path “projects/ADRV9001/library/axi_adrv9001/hdl/” includes perl and markdown files which have descriptions of all the registers.

    One of our FPGA Engineers has compiled these files into PDFs, which you can find here:

    ADRV9001_Regs.zip

    Kind Regards,
    Michał

Children
No Data