Post Go back to editing

DEMO-AD5700D2Z HART_CLK connection

Hi,

This is regarding DEMO-AD5700D2Z board. I just started programming and evaluate the performance of the ICs in-order to zero in on them. I see that HART_CLK is connected to both P2.0 and P1.0. Can someone please explain me what is the reason to connect to two pins?

Also, on a custom board, I want to connect HART_CLK to just P1.0 as I want to use P2.0 and P2.1 as I2C lines. Is it feasible?

Thanks,

Spoorthy

ad5700 ad5700-1 hart demo-ad5700d2z

Parents
  • Hi Spoorthy,

    On J-Link OB emulator, this is only included with ADuCM360 eval kit. You may look for other J-Link/Segger debuggers on the market. This will also be compatible when using the SWD lines. Just double check to make sure they have appropriate drivers available.

    On the HART_CLK, I am still confirming the function of this with another engineer. I see this CLK_OUT signal from the HART modem is not used in certain applications. I still have to make sure if this has a specific function for this eval board. Depending on your design and software stack, there is a possibility that you may not need the HART_CLK signal.

    I will get back to you if I can get the definite answer.

    Thanks

    JB

Reply
  • Hi Spoorthy,

    On J-Link OB emulator, this is only included with ADuCM360 eval kit. You may look for other J-Link/Segger debuggers on the market. This will also be compatible when using the SWD lines. Just double check to make sure they have appropriate drivers available.

    On the HART_CLK, I am still confirming the function of this with another engineer. I see this CLK_OUT signal from the HART modem is not used in certain applications. I still have to make sure if this has a specific function for this eval board. Depending on your design and software stack, there is a possibility that you may not need the HART_CLK signal.

    I will get back to you if I can get the definite answer.

    Thanks

    JB

Children
No Data