Question
There is a question about the simulation software ADIsimPLL.
There is a plot about absolute magnitude of the frequency.
I think it reflects the locking time and the frequency error should be zero
when the PLL is locked. Do you think so?
But why it seems there is still an error after the PLL is locked?
Answer
This is caused by the OP-amp offset current and bias current, this is dead zone
of the OP-amp.
If op-amp offset current and bias current is ideally 0A, then PLL will lock
without any frequency offset.