Post Go back to editing

ADRV9009 ORX at 491.52 Msps

Hello,

I would like to know how the timing looks like for the ORX data of a ADRV9009 at 491,52 MHz sampling rate. I understand that both ORX channels are bundled in this mode.

A quick look with Xilinx ILA, clocked with axi_adrv9009_rx_os_clkgen/clk_0, at the adc_data_* output lines of rc_os_adrv9009_tpl_core shows new data at each data line for each clock cycle. That would mean, that the clock is still at 245,76 MHz for 491,52 Msps mode. Is this correct?

The only remaining question then would be, which data values correspond to earlier points in time - data_0/data_1 or data_2/data_3.

Thank you, and best regards,

Erik

Parents
  • Hello, i want to know how to set ORX to single channel mode?

    I try to set RX_OS_NUM_OF_CONVERTERS to 2 in adrv9009_bd.tcl.
    But the structure of rx_os_adrv9009_tpl_core has not changed, adc_data_0~adc_data_3 are still 16bit instead of 32bit as you said.


    I want to get 400MHz bandwidth through ORX channel, what should I do?

    Thank you, and best regards,

    guo

Reply
  • Hello, i want to know how to set ORX to single channel mode?

    I try to set RX_OS_NUM_OF_CONVERTERS to 2 in adrv9009_bd.tcl.
    But the structure of rx_os_adrv9009_tpl_core has not changed, adc_data_0~adc_data_3 are still 16bit instead of 32bit as you said.


    I want to get 400MHz bandwidth through ORX channel, what should I do?

    Thank you, and best regards,

    guo

Children