Post Go back to editing

SigmaStudio+ is used in dual-core mode

Category: Software
Product Number: SigmaStudio+ & ADSP21593
Software Version: SigmaStudio+ 2.1.0, CCES 2.12.0

Hi Sir,

I need to use 21593 dual-core + SigmaStudio+, but I can't find any instructions and routines. I created a dual-core application based on "C:\Analog Devices\SigmaStudioPlus-Rel2.1.0\Target\Examples\LibraryIntegration\ADSP-21593". I have created two separate schematics using SigmaStudio+ and can download them. I have found that it works only when the schematic is simple or there are few input audio channels, but when the schematic becomes complex and there are many input audio channels, it would crashes. The CCES always displays "A parity error has been detected."  I checked the memory usage and it doesn't seem to overflow

Please help, thank you!

   

LibIntegrationExample_Core1.map.xml
LibIntegrationExample_Core2.map.xml

Parents Reply Children
  • Have you tested the Demo/DemoUC example yourself? Are there any successful cases? Is there any reason why you can make sure that it works and doesn't have the same problems as the lib integration example?
    I have been asking you for a dual-core example that can download SigmaStudio+ schematics in real time, if it is based on Demo/DemoUC, do you have an example? or is there a guide on how to modify it?

  • There are a few questions about the Demo example:

    1, I didn't find the configurations related to SRU and SPORT. Is it configured through the graphical interface of Sigmastudio+ as shown below? However, there are still some missing options here, such as selecting TDM mode and delaying the frame clock FS by several BCLK to start sampling data. Where can I set these missing options?
    B. In this example, the audio clock used in the DSP is the internal PCG. If A2B is used as the input, the I2S clock of the DSP needs to be set to subordinate mode. Where can I set this?
    C. Is there a more detailed explanation of the dual-core serial and parallel operation logic?  What is the correspondence between audio input/output channels and the dual-core?  Is there a flowchart available?
  • Hi Sir,

    Do you have any update?  Why is there no reply ?

  • Please refer the default configuration audio I/O path information here. 
    Audio Input-Output Modes [Analog Devices Wiki]

    We already provided the example application for your requirement to our regional FAE offline. Please connect with them for more information about the example what we provided. Thank you.

  • 1, "Audio Input-Output Modes [Analog Devices Wiki]"

    A, I didn't find the configurations related to SRU and SPORT. Is it configured through the graphical interface of Sigmastudio+ as shown below? However, there are still some missing options here, such as selecting TDM mode and delaying the frame clock FS by several BCLK to start sampling data. Where can I set these missing options?
    B. In this example, the audio clock used in the DSP is the internal PCG. If A2B is used as the input, the I2S clock of the DSP needs to be set to subordinate mode. Where can I set this?

    2, "We already provided the example application for your requirement to our regional FAE offline. Please connect with them for more information about the example what we provided" 

    Re: So far, I haven't received any feasible solutions.  While the dual-core can work, the dual-core's total MIPS exceeds 1,000, and the program always crashes.